# SiGe BiCMOS Technology with 3.0 ps Gate Delay

H. Rücker, B. Heinemann, R. Barth, J. Bauer, K. Blum, D. Bolze, J. Drews, G. G. Fischer, A. Fox, O. Fursenko, T. Grabolla, U. Haak, W. Höppner, D. Knoll, K. Köpke, B. Kuck, A. Mai, S. Marschmeyer, T. Morgenstern, H. H. Richter, P. Schley, D. Schmidt, K. Schulz, B. Tillack, G. Weidner, W. Winkler, D. Wolansky, H.-E. Wulf, and Y. Yamamototo

IHP, Im Technologiepark 25, 15236 Frankfurt (Oder), Germany

#### Abstract

This work reports on a 130 nm BiCMOS technology with high-speed SiGe:C HBTs featuring a transit frequency of 255 GHz and a maximum oscillation frequency of 315 GHz at an emitter area of 0.17 x 0.53  $\mu$ m<sup>2</sup>. A minimum gate delay of 3.0 ps was achieved for CML ring oscillators. Breakdown voltages of the HBTs are measured to be BV<sub>CEO</sub>=1.8 V, BV<sub>CBO</sub>=5.6 V, and BV<sub>EBO</sub>=1.9 V.

#### Introduction

Emerging high-frequency markets such as high-speed optical communications (>100 Gb/s) and automotive radar (77GHz) call for ever increasing transistor and circuit speed at a high level of integration. The realization of SiGe HBTs with  $f_{\rm T}/f_{\rm max}$  values of 300 GHz and above [1, 2] has extended application frequencies of SiGe technologies into the millimeter-wave band. BiCMOS technologies with high-speed HBTs integrated with state-of-the-art CMOS and high-quality passive components will facilitate mixed-signal and system-on-chip applications for these frequency bands.

Ring oscillator gate delays have been widely used to benchmark the capability of technologies for high-speed circuit operation. There have been reports of record gate delays of 3.2-3.3 ps for SiGe bipolar [1-3] and III-V technologies [4] and 3.5-3.6 ps for SiGe BiCMOS technologies [5, 6].

Here, we present a 130 nm BiCMOS technology with SiGe:C HBTs featuring  $f_T/f_{max}$  values of 255/315 GHz and CML ring oscillator gate delays of 3.0 ps. The improved gate delay compared to previously reported data for SiGe bipolar and BiCMOS technologies results from the improved HBT speed combined with a metal interconnect layout optimized for low parasitics. The used HBTs with an effective emitter size of 0.17 x 0.53  $\mu$ m² show moderate breakdown voltages of BV<sub>CEO</sub>=1.8 V, BV<sub>CBO</sub>=5.6 V, and BV<sub>EBO</sub>=1.9 V. The HBT module was integrated in a 130 nm BiCMOS technology suitable for millimeter-wave mixed-signal applications at a high level of integration.

### **Process Overview**

The flow of the BiCMOS process is shown schematically in Fig. 1. The process sequence for HBT fabrication consists of



Fig. 1: Schematic BiCMOS flow



Fig. 2: TEM cross section of an HBT with self-aligned elevated extrinsic base and an effective emitter width of  $0.17~\mu m$ .

five lithographic mask steps. It begins with the formation of the collector wells by high-dose ion implantation. The collector wells are laterally confined by shallow trench regions. The major part of the HBT fabrication is performed after structuring the CMOS gates. The basic processing steps for base and emitter formation are as described in [6]. The active collector region is defined by depositing and patterning an oxide layer. A selectively-grown Si buffer layer and the nonselectively-grown SiGe:C base layer and Si cap layer are formed in one epitaxial step. After epitaxy, a sacrificial layer is deposited, and emitter windows are structured. Additional inside spacers are formed before depositing and structuring the As-doped crystalline emitter. B-doped elevated extrinsic base regions are grown by selective epitaxy after emitter formation. A TEM image of the final HBT structure is shown in Fig. 2. The emitter areas are completely enclosed by elevated extrinsic base regions. Minimization of HBT device parasitics (R<sub>B</sub>, C<sub>BC</sub>, R<sub>C</sub>) for highest RF performance is addressed here primarily by the self-aligned device design and reduced device dimensions due to the use of 130 nm design rules.

The CMOS process features dual gate oxides of 2.0 nm and 7.0 nm for 1.2 V logic and 3.3 V I/O devices, respectively. The 1.2V CMOS process was optimized for low-power applications. NMOS and PMOS transistors with 110 nm gate length have an  $I_{\rm off}$  of  $50 pA/\mu m$  and  $I_{\rm on}$  of 440  $\mu A/\mu m$  and 200  $\mu A/\mu m$ , respectively.

The BEOL consists of up to seven aluminum interconnect layers including five fine-structured layers with a pitch of 0.34 µm for metal 1 and 0.41 µm for metals 2 to 5. Two thick Al layers (2 and 3 µm thick) are provided for high-quality inductors and transmission lines. Various types of poly resistors and MIM capacitors with 1.5 fF/µm² are available. HBTs are contacted with non-square tungsten plugs (contact bars) to minimize contact resistances.



Fig. 3: HBT output characteristics at high injection.



Fig. 4: Gummel characteristics of an HBT with an effective emitter area of  $0.17 \times 0.53 \ \mu m^2$ .

### **HBT Device Results**

### A. DC characteristics

Output and Gummel characteristics of HBTs with an emitter area of 0.17 x 0.53  $\mu m^2$  are shown in Figs. 3 and 4. The devices have a maximum current gain of 600. Ideal base and collector currents are obtained for single HBTs and for 4k transistor arrays. Fig. 5 shows the superposition of Gummel plots of the 4k HBT arrays of all 61 chips from an 8 inch wafer. The measurement shows ideal characteristics for 93% of the arrays demonstrating the manufacturability of the process. Measured breakdown characteristics of the HBTs are plotted in Fig. 6. We obtained  $BV_{CEO}$ =1.8 V,  $BV_{CBO}$ =5.6 V, and  $BV_{EBO}$ =1.9 V



Fig. 5: Gummel characteristics of arrays of 4096 HBTs in parallel for all 61 dies of an 8 inch wafer.



Fig. 6: Breakdown characteristics.  $BV_{CEO}$  was extracted from  $I_C$  at open-base on the linear scale and  $BV_{CBO}$  and  $BV_{EBO}$  are taken at  $I_C$ =1 $\mu A$ .

# B. RF characteristics

Figs. 7 and 8 show  $f_T(I_C)$ ,  $f_{max}(I_C)$  and gain curves for the standard transistor geometry with an emitter area of 0.17 x  $0.53 \mu m^2$ . This device features a peak  $f_T$  of 255 GHz and a peak  $f_{max}$  of 315 GHz. Fig. 9 summarizes peak  $f_T$  and  $f_{max}$ values for a series of HBTs with different emitter lengths and a fixed emitter width of 0.17  $\mu$ m. We measured  $f_T$  values of about 250 GHz for emitter lengths down to 0.4 µm. For the shortest emitter lengths, fmax increases significantly due to the lower specific base resistance resulting from the complete enclosure of the active emitter with salicided base poly. The data of the 2.08 µm and 1.04 µm long devices in Fig. 9 correspond to a standard CBEBC layout with scalable emitter length. The demonstrated outstanding RF performance down to smallest emitter sizes is beneficial for the realization of very high speed digital circuit blocks at moderate power consumption.



Fig. 7: HBT transit frequency  $f_T$  and maximum oscillation frequency  $f_{\text{max}}$  vs. collector current.



Fig. 8: Gain vs. frequency with -20 dB/dec lines fitted to the data points from 40 to 48 GHz.

# **Ring Oscillators**

CML ring oscillators with HBTs of the standard emitter size of 0.17 x 0.53 µm<sup>2</sup> were investigated for two layouts mainly differing in the interconnect parasitics (Fig. 10). Both designs consist of 53 stages. RO1 has the same layout of the metal interconnects as the ring oscillators investigated in [6] in a  $0.25 \mu m$  process. Despite of the significantly improved  $f_T$  and  $f_{max}$  in the present process, the minimum gate delay of RO1 of 3.5 ps beats the result of [6] by only 0.1 ps. This is attributed to larger parasitics of the metal interconnects in the 130 nm process. In particular, the reduced thicknesses of interlayer dielectrics caused a larger capacitive substrate coupling of the interconnect lines which were formed mainly in the metal 2 layer. This indicates the importance of the optimization of all parasitic components for transforming highest transistor speed into highest circuit speed. In the layout of RO2, interconnect parasities were significantly reduced due to reduced lateral dimensions of the metal lines



Fig. 9:  $f_T$  and  $f_{\text{max}}$  of HBT with  $0.17\mu m$  emitter width as a function of emitter length.



Fig. 10: CML gate delays vs. current for ring oscillators with 53 stages. Two designs with different interconnect parasities are compared.

and the inclusion of metal 3 connections. A minimum gate delay of 3.0 ps was achieved. This speed exceeds results of most advanced scaled CMOS technologies with a record gate delay of 3.58 ps [7] and of previous SiGe bipolar and BiCMOS technologies.

### **Conclusions**

In summary, we have demonstrated ring oscillator delays of 3.0 ps per stage and  $f_T/f_{max}$  values of 255/315 GHz in a

Table I: Summary of HBT parameter.

| Emitter area      | 0.17 x 0.53 μm <sup>2</sup> |
|-------------------|-----------------------------|
| ß                 | 600                         |
| $R_{SBi}$         | 4 kΩ/sq.                    |
| BV <sub>CB0</sub> | 5.6 V                       |
| BV <sub>CE0</sub> | 1.8 V                       |
| BV <sub>EB0</sub> | 1.9 V                       |
| C <sub>EB</sub>   | 1.8 fF                      |
| C <sub>BC</sub>   | 1.7 fF                      |
| R <sub>B</sub>    | 150 Ω                       |
| R <sub>C</sub>    | 55 Ω                        |
| R <sub>E</sub>    | 50 Ω                        |
| f <sub>T</sub>    | 255 GHz                     |
| f <sub>max</sub>  | 315 GHz                     |
| CML gate delay    | 3.0 ps                      |

130 nm SiGe:C BiCMOS technology suitable for millimeterwave digital and analog system-on-chip applications. We have shown that for highest circuit speed high  $f_T/f_{max}$  values have to be combined with a minimization of interconnect parasitics which becomes increasingly difficult with technology scaling.

## Acknowledgment

The authors thank the team of the IHP pilot line for excellent support.

## References

- M. Khater et al., "SiGe HBT technology with f<sub>max</sub>/f<sub>T</sub>=350/300 GHz and gate delay below 3.3 ps", IEDM 2004, p. 247.
- [2] B. Heinemann et al., "Low-parasitic collector construction for high-speed SiGe:C HBTs", IEDM 2004, p. 251.
- [3] J. Böck et al, "3.3 ps SiGe bipolar technology", IEDM 2004, p. 255.
- [4] K. Ishii et al., "3.21 ps ECL gate using InP/InGaAs DHBT technology", Electronics Lett., vol. 39, p. 1434, 2003
- [5] S. Van Huylenbroeck et al., "A 205/275 GHz  $f_{T/}f_{max}$  airgap isolated 0.13  $\mu m$  BiCMOS technology featuring on-chip high quality passives", BCTM 2006.
- [6] H. Rücker et al., "SiGe:C BiCMOS technology with 3.6 ps gate delay", IEDM 2003, p. 121.
- [7] S. Lee et al., "SOI CMOS technology with 360GHz  $f_T$  NFET, 260GHz  $f_T$  PFET, and record circuit performance for millimeter-wave digital and analog system-on- chip applications", VLSI Symposium 2007.